2007-08-27 22:53:31 +00:00
|
|
|
// The I/O APIC manages hardware interrupts for an SMP system.
|
|
|
|
// http://www.intel.com/design/chipsets/datashts/29056601.pdf
|
2007-08-28 19:04:36 +00:00
|
|
|
// See also picirq.c.
|
2007-08-27 22:53:31 +00:00
|
|
|
|
2006-08-04 18:12:31 +00:00
|
|
|
#include "types.h"
|
|
|
|
#include "defs.h"
|
|
|
|
#include "traps.h"
|
|
|
|
|
2007-08-27 22:53:31 +00:00
|
|
|
#define IOAPIC 0xFEC00000 // Default physical address of IO APIC
|
|
|
|
|
|
|
|
#define REG_ID 0x00 // Register index: ID
|
|
|
|
#define REG_VER 0x01 // Register index: version
|
|
|
|
#define REG_TABLE 0x10 // Redirection table base
|
2006-08-04 18:12:31 +00:00
|
|
|
|
2007-08-27 22:53:31 +00:00
|
|
|
// The redirection table starts at REG_TABLE and uses
|
2016-08-25 13:13:00 +00:00
|
|
|
// two registers to configure each interrupt.
|
2007-08-27 22:53:31 +00:00
|
|
|
// The first (low) register in a pair contains configuration bits.
|
|
|
|
// The second (high) register contains a bitmask telling which
|
|
|
|
// CPUs can serve that interrupt.
|
2007-12-20 18:27:07 +00:00
|
|
|
#define INT_DISABLED 0x00010000 // Interrupt disabled
|
2007-08-27 22:53:31 +00:00
|
|
|
#define INT_LEVEL 0x00008000 // Level-triggered (vs edge-)
|
|
|
|
#define INT_ACTIVELOW 0x00002000 // Active low (vs high)
|
|
|
|
#define INT_LOGICAL 0x00000800 // Destination is CPU id (vs APIC ID)
|
2006-08-04 18:12:31 +00:00
|
|
|
|
2007-08-27 22:53:31 +00:00
|
|
|
volatile struct ioapic *ioapic;
|
|
|
|
|
|
|
|
// IO APIC MMIO structure: write reg, then read or write data.
|
|
|
|
struct ioapic {
|
|
|
|
uint reg;
|
|
|
|
uint pad[3];
|
|
|
|
uint data;
|
|
|
|
};
|
2006-08-04 18:12:31 +00:00
|
|
|
|
|
|
|
static uint
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicread(int reg)
|
2006-08-04 18:12:31 +00:00
|
|
|
{
|
2007-08-27 22:53:31 +00:00
|
|
|
ioapic->reg = reg;
|
|
|
|
return ioapic->data;
|
2006-08-04 18:12:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicwrite(int reg, uint data)
|
2006-08-04 18:12:31 +00:00
|
|
|
{
|
2007-08-27 22:53:31 +00:00
|
|
|
ioapic->reg = reg;
|
|
|
|
ioapic->data = data;
|
2006-08-04 18:12:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicinit(void)
|
2006-08-04 18:12:31 +00:00
|
|
|
{
|
2007-08-27 22:53:31 +00:00
|
|
|
int i, id, maxintr;
|
2006-08-04 18:12:31 +00:00
|
|
|
|
2006-09-08 15:14:43 +00:00
|
|
|
if(!ismp)
|
2006-09-08 15:07:45 +00:00
|
|
|
return;
|
|
|
|
|
2007-08-27 22:53:31 +00:00
|
|
|
ioapic = (volatile struct ioapic*)IOAPIC;
|
2009-03-08 22:07:13 +00:00
|
|
|
maxintr = (ioapicread(REG_VER) >> 16) & 0xFF;
|
|
|
|
id = ioapicread(REG_ID) >> 24;
|
|
|
|
if(id != ioapicid)
|
|
|
|
cprintf("ioapicinit: id isn't equal to ioapicid; not a MP\n");
|
2007-08-27 22:53:31 +00:00
|
|
|
|
|
|
|
// Mark all interrupts edge-triggered, active high, disabled,
|
|
|
|
// and not routed to any CPUs.
|
|
|
|
for(i = 0; i <= maxintr; i++){
|
2009-07-12 02:24:56 +00:00
|
|
|
ioapicwrite(REG_TABLE+2*i, INT_DISABLED | (T_IRQ0 + i));
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicwrite(REG_TABLE+2*i+1, 0);
|
2006-08-04 18:12:31 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicenable(int irq, int cpunum)
|
2006-08-04 18:12:31 +00:00
|
|
|
{
|
2006-09-08 15:14:43 +00:00
|
|
|
if(!ismp)
|
2006-09-08 15:07:45 +00:00
|
|
|
return;
|
|
|
|
|
2007-08-27 22:53:31 +00:00
|
|
|
// Mark interrupt edge-triggered, active high,
|
|
|
|
// enabled, and routed to the given cpunum,
|
|
|
|
// which happens to be that cpu's APIC ID.
|
2009-07-12 02:24:56 +00:00
|
|
|
ioapicwrite(REG_TABLE+2*irq, T_IRQ0 + irq);
|
2009-03-08 22:07:13 +00:00
|
|
|
ioapicwrite(REG_TABLE+2*irq+1, cpunum << 24);
|
2006-08-04 18:12:31 +00:00
|
|
|
}
|